Senior 3D-IC STCO Design Methodology Architectother related Employment listings - Austin, TX at Geebo

Senior 3D-IC STCO Design Methodology Architect

Job Details:
Job Description:
The Group:
Intel's Advanced Design (AD) team resides within the Design Enablement (DE) organization, which collaborates closely with our partners in process technology, IP, and products spanning client/server and networking products.
The primary focus of AD is to guide process technology definition, and design prototypes in Intel's latest process technology, supporting Intel's internal and external design customers.
The future of Moore's Law:
3D-IC The Role:
The Design Technology Pathfinding (DTP) organization in Design Enabling (DE) is chartered to identify and drive key strategic initiatives in the pathfinding of future technologies, as a holistic Design co-optimization across the Product stack from System architecture to silicon as we extend DTCO to STCO (System Technology Co-Optimization).
The job requires partnering and leveraging domain experts across Intel and the EDA Eco-SystemYour responsibilities may include, but not be limited to:
- Innovate on 3D-IC Heterogenous integration as a holistic co-optimization from System to Silicon in partnership with domain experts, extending DTCO to STCO (System Technology Co-Optimization).
- Establish 3D-IC prototypes across market segments.
- Collaboration with Product teams to identify critical product characteristics and target setting requirements.
- Engage with EDA providers on pathfinding of 3D-IC EDA feature requirements and 3D-IC design methodology.
- Circuit Design analysis and design optimization of 3D advanced silicon/package technology features to enable strong product differentiation- Design analysis and optimization for 3D-IC Advanced Silicon and Packaging technology definition and certification.
- 3D-IC Test Chips validation of 3D-IC technology platforms and design methodology#DesignEnablement
Qualifications:
You must possess the below minimum qualifications to be initially considered for this position.
Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
Minimum
Qualifications:
Candidate must possess a MS degree with 10
years of experience or PhD degree with 8
years of experience in Electrical Engineering or Computer Engineering and or related field.
Direct experience in the following areas:
- DigitalDesign Co-Optimization Methodologies for optimal Performance Power Area Cost (PPAC) in advanced technologies.
- Experience with Prototypes, reference designs and/or Product designs.
- High Performance, Multiple clock domain and Low Power Design.
- Scripting skills using a programming language such as Python, TCL, etc.
Preferred
Qualifications:
Experience in the following:
- Intel/External Foundry experience.
- Experience developing physical design reference flows and EDA vendor engagement- Expert on establishing Static Timing Analysis (STA) methodology and signoff including variation analysis.
- Reference designs and TFM for STCO/3D-IC.
- Experience with ARM-based system PPA optimization- Semiconductors and 3D Packaging technologies.
- Circuit design, Standard Cell Library and Memory Architectures.
- Power Management Design Methodology and Power Distribution Network (PDN), IR/EM, Thermals.
- Machine Learning.
Job Type:
Experienced HireShift:
Shift 1 (United States of America)Primary Location:
US, Oregon, HillsboroAdditional Locations:
US, California, Santa Clara, US, Texas, AustinBusiness group:
As the world's largest chip manufacturer, Intel strives to make every facet of semiconductor manufacturing state-of-the-art -- from semiconductor process development and manufacturing, through yield improvement to packaging, final test and optimization, and world class Supply Chain and facilities support.
Employees in the Technology Development and Manufacturing Group are part of a worldwide network of design, development, manufacturing, and assembly/test facilities, all focused on utilizing the power of Moore s Law to bring smart, connected devices to every person on Earth.
Posting Statement:
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
Position of TrustN/A
Benefits:
We offer a total compensation package that ranks among the best in the industry.
It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation.
Find more information about all of our Amazing Benefits here:
Annual Salary Range for jobs which could be performed in US, California:
$144,501.
00-$217,311.
00Salary range dependent on a number of factors including location and experience.
Work Model for this RoleThis role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site.
In certain circumstances the work model may change to accommodate business needs.
SummaryLocation:
US, Oregon, Hillsboro; US, California, Santa Clara; US, Texas, AustinType:
Full time.
Estimated Salary: $20 to $28 per hour based on qualifications.

Don't Be a Victim of Fraud

  • Electronic Scams
  • Home-based jobs
  • Fake Rentals
  • Bad Buyers
  • Non-Existent Merchandise
  • Secondhand Items
  • More...

Don't Be Fooled

The fraudster will send a check to the victim who has accepted a job. The check can be for multiple reasons such as signing bonus, supplies, etc. The victim will be instructed to deposit the check and use the money for any of these reasons and then instructed to send the remaining funds to the fraudster. The check will bounce and the victim is left responsible.